Mon, 03 Jun 2024 23:15:51 UTC | login

Information for RPM verilator-4.226-1.fc37.src.rpm

ID842547
Nameverilator
Version4.226
Release1.fc37
Epoch
Archsrc
SummaryA fast simulator for synthesizable Verilog
DescriptionVerilator is the fastest free Verilog HDL simulator. It compiles synthesizable Verilog, plus some PSL, SystemVerilog and Synthesis assertions into C++ or SystemC code. It is designed for large projects where fast simulation performance is of primary concern, and is especially well suited to create executable models of CPUs for embedded software design teams.
Build Time2022-10-17 07:17:26 GMT
Size2.47 MB
5d01e33195a3f55b8204fa2851e1daee
LicenseLGPLv3 or Artistic 2.0
Buildrootf37-build-651025-72754
Provides
verilator = 4.226-1.fc37
verilator-debuginfo = 4.226-1.fc37
verilator-debugsource = 4.226-1.fc37
Obsoletes No Obsoletes
Conflicts No Conflicts
Requires
autoconf
bison
coreutils
findutils
flex
gcc
gcc-c++
make
perl(Data::Dumper)
perl(Digest::MD5)
perl(FindBin)
perl(Getopt::Long)
perl(IO::File)
perl(Pod::Usage)
perl(Time::HiRes)
perl(strict)
perl(vars)
perl-generators
perl-interpreter
perl-lib
perl-version
python3-devel
rpmlib(CompressedFileNames) <= 3.0.4-1
rpmlib(FileDigests) <= 4.6.0-1
sed
Recommends No Recommends
Suggests No Suggests
Supplements No Supplements
Enhances No Enhances
Files
1 through 2 of 2
Name ascending sort Size
verilator-4.226.tar.gz2.48 MB
verilator.spec10.15 KB
Component of No Buildroots