Sun, 28 Apr 2024 19:25:36 UTC | login

Information for RPM verilator-4.028-1.fc33.src.rpm

ID569907
Nameverilator
Version4.028
Release1.fc33
Epoch
Archsrc
SummaryA fast simulator for synthesizable Verilog
DescriptionVerilator is the fastest free Verilog HDL simulator. It compiles synthesizable Verilog, plus some PSL, SystemVerilog and Synthesis assertions into C++ or SystemC code. It is designed for large projects where fast simulation performance is of primary concern, and is especially well suited to create executable models of CPUs for embedded software design teams.
Build Time2020-03-28 09:06:12 GMT
Size2.34 MB
0895dca365e618d88c0d47fdd3e72e6d
LicenseLGPLv3 or Artistic 2.0
Buildrootf33-build-134800-41615
Provides No Provides
Obsoletes No Obsoletes
Conflicts No Conflicts
Requires
bison
coreutils
findutils
flex
gcc
gcc-c++
perl(Data::Dumper)
perl(Getopt::Long)
perl(IO::File)
perl(Pod::Usage)
perl(strict)
perl(vars)
perl-generators
perl-interpreter
rpmlib(CompressedFileNames) <= 3.0.4-1
rpmlib(FileDigests) <= 4.6.0-1
sed
Recommends No Recommends
Suggests No Suggests
Supplements No Supplements
Enhances No Enhances
Files
1 through 2 of 2
Name ascending sort Size
verilator-4.028.tgz2.33 MB
verilator.spec9.03 KB
Component of No Buildroots