Mon, 06 May 2024 12:52:18 UTC | login

Information for RPM verilator-4.226-2.fc38.src.rpm

ID1012497
Nameverilator
Version4.226
Release2.fc38
Epoch
Archsrc
SummaryA fast simulator for synthesizable Verilog
DescriptionVerilator is the fastest free Verilog HDL simulator. It compiles synthesizable Verilog, plus some PSL, SystemVerilog and Synthesis assertions into C++ or SystemC code. It is designed for large projects where fast simulation performance is of primary concern, and is especially well suited to create executable models of CPUs for embedded software design teams.
Build Time2023-05-22 14:17:24 GMT
Size2.47 MB
e3c8c74a3c1b6379ad9711e0c83790a6
LicenseLGPLv3 or Artistic 2.0
Buildrootf38-build-715925-95619
Provides
verilator = 4.226-2.fc38
verilator-debuginfo = 4.226-2.fc38
verilator-debugsource = 4.226-2.fc38
Obsoletes No Obsoletes
Conflicts No Conflicts
Requires
autoconf
bison
coreutils
findutils
flex
gcc
gcc-c++
make
perl(Data::Dumper)
perl(Digest::MD5)
perl(FindBin)
perl(Getopt::Long)
perl(IO::File)
perl(Pod::Usage)
perl(Time::HiRes)
perl(strict)
perl(vars)
perl-generators
perl-interpreter
perl-lib
perl-version
python3-devel
rpmlib(CompressedFileNames) <= 3.0.4-1
rpmlib(FileDigests) <= 4.6.0-1
sed
Recommends No Recommends
Suggests No Suggests
Supplements No Supplements
Enhances No Enhances
Files
1 through 2 of 2
Name ascending sort Size
verilator-4.226.tar.gz2.48 MB
verilator.spec10.30 KB
Component of No Buildroots