532919592f
Utilize new split between board & SoC, and new SoC device trees split into pre & post utilizing 'template' includes for SoC IP blocks. Other changes include: * Moved to specifying interrupt-parent for mpic at root * Moved to 4-cell mpic interrupt cells to support MPIC timers * Removed CPU properties setup by u-boot to match other .dts * Reworked PCIe nodes to allow supportin IRQs for controller (errors) and moved PCI device IRQs down to virtual bridge level * Moved mdio nodes up one level instead of under tsec nodes * Added GPIO controller node to MPC8572 SoC template * Dropping "fsl,mpc8572-IP..." from compatibles for standard blocks Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
91 lines
2.2 KiB
Plaintext
91 lines
2.2 KiB
Plaintext
/*
|
|
* MPC8572DS Device Tree Source (36-bit address map)
|
|
*
|
|
* Copyright 2007-2009 Freescale Semiconductor Inc.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License as published by the
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
* option) any later version.
|
|
*/
|
|
|
|
/include/ "fsl/mpc8572si-pre.dtsi"
|
|
|
|
/ {
|
|
model = "fsl,MPC8572DS";
|
|
compatible = "fsl,MPC8572DS";
|
|
|
|
memory {
|
|
device_type = "memory";
|
|
};
|
|
|
|
board_lbc: lbc: localbus@fffe05000 {
|
|
reg = <0xf 0xffe05000 0 0x1000>;
|
|
|
|
ranges = <0x0 0x0 0xf 0xe8000000 0x08000000
|
|
0x1 0x0 0xf 0xe0000000 0x08000000
|
|
0x2 0x0 0xf 0xffa00000 0x00040000
|
|
0x3 0x0 0xf 0xffdf0000 0x00008000
|
|
0x4 0x0 0xf 0xffa40000 0x00040000
|
|
0x5 0x0 0xf 0xffa80000 0x00040000
|
|
0x6 0x0 0xf 0xffac0000 0x00040000>;
|
|
};
|
|
|
|
board_soc: soc: soc8572@fffe00000 {
|
|
ranges = <0x0 0xf 0xffe00000 0x100000>;
|
|
};
|
|
|
|
board_pci0: pci0: pcie@fffe08000 {
|
|
reg = <0xf 0xffe08000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x20000000
|
|
0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x00010000>;
|
|
pcie@0 {
|
|
ranges = <0x2000000 0x0 0xe0000000
|
|
0x2000000 0x0 0xe0000000
|
|
0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0
|
|
0x1000000 0x0 0x0
|
|
0x0 0x10000>;
|
|
};
|
|
};
|
|
|
|
pci1: pcie@fffe09000 {
|
|
reg = <0xf 0xffe09000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
|
|
0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x00010000>;
|
|
pcie@0 {
|
|
ranges = <0x2000000 0x0 0xe0000000
|
|
0x2000000 0x0 0xe0000000
|
|
0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0
|
|
0x1000000 0x0 0x0
|
|
0x0 0x10000>;
|
|
};
|
|
};
|
|
|
|
pci2: pcie@fffe0a000 {
|
|
reg = <0xf 0xffe0a000 0 0x1000>;
|
|
ranges = <0x2000000 0x0 0xe0000000 0xc 0x40000000 0x0 0x20000000
|
|
0x1000000 0x0 0x00000000 0xf 0xffc20000 0x0 0x00010000>;
|
|
pcie@0 {
|
|
ranges = <0x2000000 0x0 0xe0000000
|
|
0x2000000 0x0 0xe0000000
|
|
0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0
|
|
0x1000000 0x0 0x0
|
|
0x0 0x10000>;
|
|
};
|
|
};
|
|
};
|
|
|
|
/*
|
|
* mpc8572ds.dtsi must be last to ensure board_pci0 overrides pci0 settings
|
|
* for interrupt-map & interrupt-map-mask
|
|
*/
|
|
|
|
/include/ "fsl/mpc8572si-post.dtsi"
|
|
/include/ "mpc8572ds.dtsi"
|