96a51d06cc
This removes a lot of code that is never built in to the driver. The size of the built code after this patch is identical to before it. Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
313 lines
8.8 KiB
C
313 lines
8.8 KiB
C
/*****************************************************************************
|
|
* Copyright(c) 2007, RealTEK Technology Inc. All Right Reserved.
|
|
*
|
|
* Module: Hal819xUsbDM.h (RTL8192 Header H File)
|
|
*
|
|
*
|
|
* Note: For dynamic control definition constant structure.
|
|
*
|
|
*
|
|
* Export:
|
|
*
|
|
* Abbrev:
|
|
*
|
|
* History:
|
|
* Data Who Remark
|
|
* 10/04/2007 MHC Create initial version.
|
|
*
|
|
*****************************************************************************/
|
|
/* Check to see if the file has been included already. */
|
|
#ifndef __R8192UDM_H__
|
|
#define __R8192UDM_H__
|
|
|
|
|
|
/*--------------------------Define Parameters-------------------------------*/
|
|
#define OFDM_Table_Length 19
|
|
#define CCK_Table_length 12
|
|
|
|
#define DM_DIG_THRESH_HIGH 40
|
|
#define DM_DIG_THRESH_LOW 35
|
|
|
|
#define DM_DIG_HIGH_PWR_THRESH_HIGH 75
|
|
#define DM_DIG_HIGH_PWR_THRESH_LOW 70
|
|
|
|
#define BW_AUTO_SWITCH_HIGH_LOW 25
|
|
#define BW_AUTO_SWITCH_LOW_HIGH 30
|
|
|
|
#define DM_check_fsync_time_interval 500
|
|
|
|
|
|
#define DM_DIG_BACKOFF 12
|
|
#define DM_DIG_MAX 0x36
|
|
#define DM_DIG_MIN 0x1c
|
|
#define DM_DIG_MIN_Netcore 0x12
|
|
|
|
#define RxPathSelection_SS_TH_low 30
|
|
#define RxPathSelection_diff_TH 18
|
|
|
|
#define RateAdaptiveTH_High 50
|
|
#define RateAdaptiveTH_Low_20M 30
|
|
#define RateAdaptiveTH_Low_40M 10
|
|
#define VeryLowRSSI 15
|
|
#define CTSToSelfTHVal 35
|
|
|
|
//defined by vivi, for tx power track
|
|
#define E_FOR_TX_POWER_TRACK 300
|
|
//Dynamic Tx Power Control Threshold
|
|
#define TX_POWER_NEAR_FIELD_THRESH_HIGH 68
|
|
#define TX_POWER_NEAR_FIELD_THRESH_LOW 62
|
|
//added by amy for atheros AP
|
|
#define TX_POWER_ATHEROAP_THRESH_HIGH 78
|
|
#define TX_POWER_ATHEROAP_THRESH_LOW 72
|
|
|
|
//defined by vivi, for showing on UI. Newer firmware has changed to 0x1e0
|
|
#define Current_Tx_Rate_Reg 0x1e0//0x1b8
|
|
#define Initial_Tx_Rate_Reg 0x1e1 //0x1b9
|
|
#define Tx_Retry_Count_Reg 0x1ac
|
|
#define RegC38_TH 20
|
|
#if 0
|
|
//----------------------------------------------------------------------------
|
|
// 8190 Rate Adaptive Table Register (offset 0x320, 4 byte)
|
|
//----------------------------------------------------------------------------
|
|
|
|
//CCK
|
|
#define RATR_1M 0x00000001
|
|
#define RATR_2M 0x00000002
|
|
#define RATR_55M 0x00000004
|
|
#define RATR_11M 0x00000008
|
|
//OFDM
|
|
#define RATR_6M 0x00000010
|
|
#define RATR_9M 0x00000020
|
|
#define RATR_12M 0x00000040
|
|
#define RATR_18M 0x00000080
|
|
#define RATR_24M 0x00000100
|
|
#define RATR_36M 0x00000200
|
|
#define RATR_48M 0x00000400
|
|
#define RATR_54M 0x00000800
|
|
//MCS 1 Spatial Stream
|
|
#define RATR_MCS0 0x00001000
|
|
#define RATR_MCS1 0x00002000
|
|
#define RATR_MCS2 0x00004000
|
|
#define RATR_MCS3 0x00008000
|
|
#define RATR_MCS4 0x00010000
|
|
#define RATR_MCS5 0x00020000
|
|
#define RATR_MCS6 0x00040000
|
|
#define RATR_MCS7 0x00080000
|
|
//MCS 2 Spatial Stream
|
|
#define RATR_MCS8 0x00100000
|
|
#define RATR_MCS9 0x00200000
|
|
#define RATR_MCS10 0x00400000
|
|
#define RATR_MCS11 0x00800000
|
|
#define RATR_MCS12 0x01000000
|
|
#define RATR_MCS13 0x02000000
|
|
#define RATR_MCS14 0x04000000
|
|
#define RATR_MCS15 0x08000000
|
|
// ALL CCK Rate
|
|
#define RATE_ALL_CCK RATR_1M|RATR_2M|RATR_55M|RATR_11M
|
|
#define RATE_ALL_OFDM_AG RATR_6M|RATR_9M|RATR_12M|RATR_18M|RATR_24M\
|
|
|RATR_36M|RATR_48M|RATR_54M
|
|
#define RATE_ALL_OFDM_2SS RATR_MCS8|RATR_MCS9 |RATR_MCS10|RATR_MCS11| \
|
|
RATR_MCS12|RATR_MCS13|RATR_MCS14|RATR_MCS15
|
|
#endif
|
|
/*--------------------------Define Parameters-------------------------------*/
|
|
|
|
|
|
/*------------------------------Define structure----------------------------*/
|
|
/* 2007/10/04 MH Define upper and lower threshold of DIG enable or disable. */
|
|
typedef struct _dynamic_initial_gain_threshold_
|
|
{
|
|
u8 dig_enable_flag;
|
|
u8 dig_algorithm;
|
|
u8 dbg_mode;
|
|
u8 dig_algorithm_switch;
|
|
|
|
long rssi_low_thresh;
|
|
long rssi_high_thresh;
|
|
|
|
long rssi_high_power_lowthresh;
|
|
long rssi_high_power_highthresh;
|
|
|
|
u8 dig_state;
|
|
u8 dig_highpwr_state;
|
|
u8 cur_connect_state;
|
|
u8 pre_connect_state;
|
|
|
|
u8 curpd_thstate;
|
|
u8 prepd_thstate;
|
|
u8 curcs_ratio_state;
|
|
u8 precs_ratio_state;
|
|
|
|
u32 pre_ig_value;
|
|
u32 cur_ig_value;
|
|
|
|
u8 backoff_val;
|
|
u8 rx_gain_range_max;
|
|
u8 rx_gain_range_min;
|
|
bool initialgain_lowerbound_state;
|
|
|
|
long rssi_val;
|
|
}dig_t;
|
|
|
|
typedef enum tag_dynamic_init_gain_state_definition
|
|
{
|
|
DM_STA_DIG_OFF = 0,
|
|
DM_STA_DIG_ON,
|
|
DM_STA_DIG_MAX
|
|
}dm_dig_sta_e;
|
|
|
|
|
|
/* 2007/10/08 MH Define RATR state. */
|
|
typedef enum tag_dynamic_ratr_state_definition
|
|
{
|
|
DM_RATR_STA_HIGH = 0,
|
|
DM_RATR_STA_MIDDLE = 1,
|
|
DM_RATR_STA_LOW = 2,
|
|
DM_RATR_STA_MAX
|
|
}dm_ratr_sta_e;
|
|
|
|
/* 2007/10/11 MH Define DIG operation type. */
|
|
typedef enum tag_dynamic_init_gain_operation_type_definition
|
|
{
|
|
DIG_TYPE_THRESH_HIGH = 0,
|
|
DIG_TYPE_THRESH_LOW = 1,
|
|
DIG_TYPE_THRESH_HIGHPWR_HIGH = 2,
|
|
DIG_TYPE_THRESH_HIGHPWR_LOW = 3,
|
|
DIG_TYPE_DBG_MODE = 4,
|
|
DIG_TYPE_RSSI = 5,
|
|
DIG_TYPE_ALGORITHM = 6,
|
|
DIG_TYPE_BACKOFF = 7,
|
|
DIG_TYPE_PWDB_FACTOR = 8,
|
|
DIG_TYPE_RX_GAIN_MIN = 9,
|
|
DIG_TYPE_RX_GAIN_MAX = 10,
|
|
DIG_TYPE_ENABLE = 20,
|
|
DIG_TYPE_DISABLE = 30,
|
|
DIG_OP_TYPE_MAX
|
|
}dm_dig_op_e;
|
|
|
|
typedef enum tag_dig_algorithm_definition
|
|
{
|
|
DIG_ALGO_BY_FALSE_ALARM = 0,
|
|
DIG_ALGO_BY_RSSI = 1,
|
|
DIG_ALGO_MAX
|
|
}dm_dig_alg_e;
|
|
|
|
typedef enum tag_dig_dbgmode_definition
|
|
{
|
|
DIG_DBG_OFF = 0,
|
|
DIG_DBG_ON = 1,
|
|
DIG_DBG_MAX
|
|
}dm_dig_dbg_e;
|
|
|
|
typedef enum tag_dig_connect_definition
|
|
{
|
|
DIG_DISCONNECT = 0,
|
|
DIG_CONNECT = 1,
|
|
DIG_CONNECT_MAX
|
|
}dm_dig_connect_e;
|
|
|
|
typedef enum tag_dig_packetdetection_threshold_definition
|
|
{
|
|
DIG_PD_AT_LOW_POWER = 0,
|
|
DIG_PD_AT_NORMAL_POWER = 1,
|
|
DIG_PD_AT_HIGH_POWER = 2,
|
|
DIG_PD_MAX
|
|
}dm_dig_pd_th_e;
|
|
|
|
typedef enum tag_dig_cck_cs_ratio_state_definition
|
|
{
|
|
DIG_CS_RATIO_LOWER = 0,
|
|
DIG_CS_RATIO_HIGHER = 1,
|
|
DIG_CS_MAX
|
|
}dm_dig_cs_ratio_e;
|
|
typedef struct _Dynamic_Rx_Path_Selection_
|
|
{
|
|
u8 Enable;
|
|
u8 DbgMode;
|
|
u8 cck_method;
|
|
u8 cck_Rx_path;
|
|
|
|
u8 SS_TH_low;
|
|
u8 diff_TH;
|
|
u8 disabledRF;
|
|
u8 reserved;
|
|
|
|
u8 rf_rssi[4];
|
|
u8 rf_enable_rssi_th[4];
|
|
long cck_pwdb_sta[4];
|
|
}DRxPathSel;
|
|
|
|
typedef enum tag_CCK_Rx_Path_Method_Definition
|
|
{
|
|
CCK_Rx_Version_1 = 0,
|
|
CCK_Rx_Version_2= 1,
|
|
CCK_Rx_Version_MAX
|
|
}DM_CCK_Rx_Path_Method;
|
|
|
|
typedef enum tag_DM_DbgMode_Definition
|
|
{
|
|
DM_DBG_OFF = 0,
|
|
DM_DBG_ON = 1,
|
|
DM_DBG_MAX
|
|
}DM_DBG_E;
|
|
|
|
typedef struct tag_Tx_Config_Cmd_Format
|
|
{
|
|
u32 Op; /* Command packet type. */
|
|
u32 Length; /* Command packet length. */
|
|
u32 Value;
|
|
}DCMD_TXCMD_T, *PDCMD_TXCMD_T;
|
|
/*------------------------------Define structure----------------------------*/
|
|
|
|
|
|
/*------------------------Export global variable----------------------------*/
|
|
extern dig_t dm_digtable;
|
|
extern u8 dm_shadow[16][256];
|
|
extern DRxPathSel DM_RxPathSelTable;
|
|
/*------------------------Export global variable----------------------------*/
|
|
|
|
|
|
/*------------------------Export Marco Definition---------------------------*/
|
|
|
|
/*------------------------Export Marco Definition---------------------------*/
|
|
|
|
|
|
/*--------------------------Exported Function prototype---------------------*/
|
|
/*--------------------------Exported Function prototype---------------------*/
|
|
extern void init_hal_dm(struct net_device *dev);
|
|
extern void deinit_hal_dm(struct net_device *dev);
|
|
|
|
extern void hal_dm_watchdog(struct net_device *dev);
|
|
|
|
|
|
extern void init_rate_adaptive(struct net_device *dev);
|
|
extern void dm_txpower_trackingcallback(struct work_struct *work);
|
|
|
|
extern void dm_cck_txpower_adjust(struct net_device *dev,bool binch14);
|
|
extern void dm_restore_dynamic_mechanism_state(struct net_device *dev);
|
|
extern void dm_backup_dynamic_mechanism_state(struct net_device *dev);
|
|
extern void dm_change_dynamic_initgain_thresh(struct net_device *dev,
|
|
u32 dm_type,
|
|
u32 dm_value);
|
|
extern void DM_ChangeFsyncSetting(struct net_device *dev,
|
|
s32 DM_Type,
|
|
s32 DM_Value);
|
|
extern void dm_force_tx_fw_info(struct net_device *dev,
|
|
u32 force_type,
|
|
u32 force_value);
|
|
extern void dm_init_edca_turbo(struct net_device *dev);
|
|
extern void dm_rf_operation_test_callback(unsigned long data);
|
|
extern void dm_rf_pathcheck_workitemcallback(struct work_struct *work);
|
|
extern void dm_fsync_timer_callback(unsigned long data);
|
|
#if 0
|
|
extern bool dm_check_lbus_status(struct net_device *dev);
|
|
#endif
|
|
extern void dm_check_fsync(struct net_device *dev);
|
|
extern void dm_shadow_init(struct net_device *dev);
|
|
extern void dm_initialize_txpower_tracking(struct net_device *dev);
|
|
|
|
|
|
#endif /*__R8192UDM_H__ */
|
|
|
|
|
|
/* End of r8192U_dm.h */
|